Title of article :
Enhanced phase noise modeling of fractional-N frequency synthesizers
Author/Authors :
H.، Arora, نويسنده , , N.، Klemmer, نويسنده , , J.C.، Morizio, نويسنده , , P.D.، Wolf, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
-378
From page :
379
To page :
0
Abstract :
Mathematical models for the behavior of fractional-N phase-locked-loop frequency synthesizers (Frac-N) are presented. The models are intended for calculating rms phase error and determining spurs in the output of Frac-N. The models describe noise contributions due to the charge pump (CP), the phase frequency detector (PFD), the loop filter, the voltage control oscillator, and the delta-sigma modulator. Models are presented for the effects of static CP gain mismatch, CP dynamic mismatch and PFD reset delay mismatch. A simple analytic expression shows the level of (delta)~ sequence noise caused by static CP current mismatch. We further show that un-equal rise time and fall time constants of the CP result in dynamic mismatch noise. Reset delay mismatch in PFD is shown to also contribute significantly to close-in phase noise. The model takes into account the reduction in CP thermal and flicker noise due to the changing duty cycle of Frac-N CP. Our model is therefore useful in characterizing the noise performance of Frac-N at the system-level, simplifying the design of fractional-N synthesizers and transmitters. Analytical and simulated results are compared and show good agreement with prior published data on Frac-N realizations.
Keywords :
Power-aware
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
Serial Year :
2005
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
Record number :
61358
Link To Document :
بازگشت