Title of article :
Characterizing the effects of the PLL jitter due to substrate noise in discrete-time delta-sigma modulators
Author/Authors :
P.، Heydari, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
-1072
From page :
1073
To page :
0
Abstract :
This paper investigates the impact of clock jitter induced by substrate noise on the performance of the oversampling (delta)(sigma) modulators. First, a new stochastic model for substrate noise is proposed. This model is then utilized to study the clock jitter in clock generators incorporating phase-locked loops (PLLs). Next, the effect of the clock jitter on the performance of the (delta)(sigma) modulator is studied. It will be shown that substrate noise degrades the signal-to-noise ratio of the (delta)(sigma) modulator while the noise shaping does not have any effect on clock jitter induced by substrate noise. To verify the analysis experimentally, a circuit consisting of a second-order (delta)(sigma) modulator, a charge-pump PLL, and forty multistage digital tapered inverters driving 1-pF capacitors is designed in a 0.25-(mu)m standard CMOS process. Several experiments on the designed circuit demonstrate the high accuracy of the proposed analytical models.
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
Serial Year :
2005
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
Record number :
61424
Link To Document :
بازگشت