Title of article :
Real-time reconfigurable linear threshold elements implemented in floating-gate CMOS
Author/Authors :
S.، Aunet, نويسنده , , Y.، Berg, نويسنده , , T.، Saether, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Abstract :
This paper describes using theory, computer simulations, and laboratory measurements a new class of real-time reconfigurable UV-programmable floating-gate (FGUVMOS) linear threshold elements operating with current levels typically in the pA to (mu)A range, in standard double-poly 0.6 (mu)m CMOS, providing an ultra low-power potential. A new design method based on using the same basic two-MOSFET circuits extensively is proposed, meant for improving the opportunities to make larger FGUVMOS circuitry than previously reported. By using the same basic circuitry extensively, instead of different circuitry for basic digital functions, the goal is to ease UV-programming and test and save circuitry on chip and I-Opads. Matching of circuitry should also be improved by using this approach. Compact circuitry can be made, reducing wiring and active components compared to previously reported FGUVMOS. 2-MOSFET circuits able to implement CARRY, NOR, NAND, and INVERT functions are demonstrated by measurements on chip, working with power supply voltages ranging from 800 mV down to 93 mV. The basic linear threshold element proposed is considered as a potential basic building block in neural networks.
Keywords :
(alpha)-Amylase , Bacillus subtilis , enzyme purification , histidine modification , hydrolytic enzyme , Thermophilic bacteria
Journal title :
IEEE TRANSACTIONS ON NEURAL NETWORKS
Journal title :
IEEE TRANSACTIONS ON NEURAL NETWORKS