• Title of article

    Process and circuit design interlock for application-dependent scaling tradeoffs and optimization in the SoC era

  • Author/Authors

    C.H.، Diaz, نويسنده , , Chang، Mi-Chang نويسنده , , Ong، Tong-Chern نويسنده , , J.Y.-C.، Sun, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -443
  • From page
    444
  • To page
    0
  • Abstract
    Several physical phenomena in highly scaled CMOS technology have now become first-order elements affecting the electrical behavior of transistor characteristics. Effects such as STI mechanical stress, direct tunneling in gate dielectrics, gate line-edge roughness, and others can have significant influence on device characteristics. This paper elaborates on these effects to exemplify the need for closer interaction between circuit design and process development teams in order to push out application-dependent scaling limits. The paper also highlights the need for further efforts in the areas of circuit-level device modeling.
  • Keywords
    transformation , Self-accommodating martensite , TiNi film , Oriented martensite
  • Journal title
    IEEE Journal of Solid- State Circuits
  • Serial Year
    2003
  • Journal title
    IEEE Journal of Solid- State Circuits
  • Record number

    62883