Title of article :
High Throughput Multipliers Using Delay Equalization
Author/Authors :
Alka Raj، نويسنده , , K. Kayalvizhi، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2010
Pages :
5
From page :
9
To page :
13
Abstract :
Pipelining is used for increasing the throughput of the system. Wave pipelining is done by removing the intermediate registers present in the pipelined circuits so that there will be only an input register and an output register. Circuit should be modelled in such a way that all data from one stage should reach the next stage at the same time so that overlapping of data will not occur. In wave pipelined system the clock period should be greater than the difference between maximum delay and minimum delay + clocking overheads such as setup time, hold time, etc. Clock period can be reduced by minimizing the difference between maximum and minimum delay, i.e delay equalization has to be done. Delay equalization can be done by logic restructuring combined with Wongʹs algorithm and Klassʹs algorithm. Area can be further decreased by using delay element shifting and delay element sharing.
Keywords :
Delay equalization , Wave pipelining , Logic restructuring , Delay element sharing and shifting
Journal title :
International Journal of Computer Applications
Serial Year :
2010
Journal title :
International Journal of Computer Applications
Record number :
659726
Link To Document :
بازگشت