Title of article
Realization of a Novel Fault Tolerant Reversible Full Adder Circuit in Nanotechnology
Author/Authors
Saiful Islam، نويسنده , , Muhammad Mahbubur Rahman، نويسنده , , Zerina Begum، نويسنده , , and Mohd Zulfiquar Hafiz، نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2010
Pages
7
From page
317
To page
323
Abstract
In parity preserving reversible circuit, the parity of the input vector must match the parity of the output vector. Itrenders a wide class of circuit faults readily detectable at the circuit’s outputs. Thus reversible logic circuits that are paritypreserving will be beneficial to the development of fault tolerant systems in nanotechnology. This paper presents an efficientrealization of well known Toffoli gate using only two parity preserving reversible gates. The minimum number of garbageoutputs and constant inputs required to synthesize a fault tolerant reversible full adder circuit has also been given. Finally, this paper presents a novel fault tolerant reversible full adder circuit and demonstrates its superiority with the existingcounterparts
Keywords
conservative reversible gate , and reversible full adder circuit , Reversible logic , parity preserving reversible gates , reversible gate
Journal title
The International Arab Journal of Information Technology (IAJIT)
Serial Year
2010
Journal title
The International Arab Journal of Information Technology (IAJIT)
Record number
668808
Link To Document