• Title of article

    A compact multilayer IC package model for efficient simulation, analysis, and design of high-performance VLSI circuits

  • Author/Authors

    Eo، Yungseon نويسنده , , W.R.، Eisenstadt, نويسنده , , Jin، Woojin نويسنده , , Choi، Jinwoo نويسنده , , Shim، Jongin نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -391
  • From page
    392
  • To page
    0
  • Abstract
    A multilayered integrated circuit (IC) package structure is composed of many signal layers, power layers, and ground layers. Particularly, the whole planes are assigned for the power and ground of the system. Accordingly, the generic circuit representation of such a complicated multilayer IC package becomes too complicated to efficiently evaluate its electrical performance. In this work, a novel compact package circuit model for the efficient simulation and analysis of such complicated IC packages is presented. Unlike the conventional models, current distributions within the package are modeled by introducing a compact partial plane circuit model. Thus, the proposed package model is much simpler than the conventional generic circuit models, while its accuracy is preserved. Thereby, todayʹs complicated IC packages can be efficiently evaluated and analyzed. Its accuracy and efficiency are verified by benchmarking it with a conventional generic package circuit model; this conventional model may not be practical to use for package evaluation and analysis. It is then shown that the proposed model can be efficiently applied for the signal integrity verification of complicated IC packages and high-performance VLSI circuits.
  • Keywords
    E-LEARNING , Perceived credibility , Technology acceptance model (TAM)
  • Journal title
    IEEE Transactions on Advanced Pakaging
  • Serial Year
    2003
  • Journal title
    IEEE Transactions on Advanced Pakaging
  • Record number

    85764