Title of article :
Timing uncertainties of A/D converters: theoretical study and experiments
Author/Authors :
J.-M.، Janik, نويسنده , , D.، Bloyet, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2004
Pages :
-560
From page :
561
To page :
0
Abstract :
For high-speed analog-to-digital converters, sampling jitter is a relevant parameter, limiting over-all performances of mixed-signal systems. Among the several contributions usually encountered in such systems, this paper focuses on the one generated by the clock interface and sampling circuits of the converter. To have an accurate description of this "internal" sampling jitter, a theoretical model is first introduced and then experimentally validated.
Keywords :
Power-aware
Journal title :
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT
Serial Year :
2004
Journal title :
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT
Record number :
91798
Link To Document :
بازگشت