Title of article :
Characterization of current-mode CMOS R-2R ladder digital-to-analog converters
Author/Authors :
Wang، Lei نويسنده , , K.، Watanabe, نويسنده , , Y.، Fukatsu, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2001
Abstract :
A digital-to-analog (D/A) converter based on the R-2R ladder is first analyzed in terms of the power consumption, to point out that the current-mode is the lowest power dissipation counterpart of the voltage-mode. The integral nonlinearity (INL) analyses and the characterization methods of the current-mode D/A converter are then presented to identify the error sources. The methods are applied to an 8-bit D/A converter fabricated using a 0.6 (mu)m CMOS process. Measured results compared with INL analyses indicate that the dominant error source of a prototype converter is the resistance of the metal interconnect between the ladder and the bonding pad, and the INL of the ladder itself is 1.2 LSB
Journal title :
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT
Journal title :
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT