Title of article :
Implementation of phase-mode arithmetic elements for parallel signal processing
Author/Authors :
K.، Nakajima, نويسنده , , Y.، Horima, نويسنده , , T.، Onomi, نويسنده , , M.، Kobori, نويسنده , , I.، Shimizu, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-582
From page :
583
To page :
0
Abstract :
We report the preliminary designs and the experimental results of high-speed digital processing elements based on phasemode logic circuits. The core cell of these elements is a bit-serial adder cell consisting of the ICF gate which is the basic gate of phase-mode logic. Our main target is the application of the logic circuits to Digital Signal Processing. The basic arithmetic operations of DSP are a multiplication and an addition. Basic concept of the phase-mode pipelined parallel multiplier has been proposed previously. We design a 2 * 2 AND array block and a 2-bit ripple-carry adder for the primitive parallel pipelined multiplier and also a 2-bit subtractor with a pipelined structure. These processing elements have been fabricated using NEC standard 2.5 kA/cm/sup 2/ Nb/AlOx/Nb process. The low-speed test results of these elements show correct operations. Numerical simulations show that a carry save adder (a 2-bit ripple carry adder) can operate over 10 GHz. We also discuss the prospects of large-scale SFQ DSP based on Nb junction technology.
Keywords :
Cretan Mediterranean diet , folate , Ischaemic heart disease , homocysteine
Journal title :
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY
Record number :
94096
Link To Document :
بازگشت