Title of article :
Methodology on extracting compact layout rules for latchup prevention in deep-submicron bulk CMOS technology
Author/Authors :
Ker، Ming-Dou نويسنده , , Lo، Wen-Yu نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-318
From page :
319
To page :
0
Abstract :
An experimental methodology to find area-efficient compact layout rules to prevent latchup in bulk complimentary metal-oxidesemiconductor (CMOS) integrated circuits (ICs) is proposed. The layout rules are extracted from the test patterns with different layout spacings or distances. A new latchup prevention design by adding the additional internal double guard rings between input/output cells and internal circuits is first reported in the literature, and its effectiveness has been successfully proven in three different bulk CMOS processes. Through detailed experimental verification including temperature effect, the proposed methodology to extract compact layout rules has been established to save silicon area of CMOS ICs but still to have high enough latchup immunity. This proposed methodology has been successfully verified in a 0.5-(mu)m nonsilicided, a 0.35-(mu)m silicided, and a 0.25-(mu)m silicided shallow-trench-isolation bulk CMOS processes.
Keywords :
Gene regulation , male reproductive tract , spermatid , spermatogenesis , testis
Journal title :
IEEE Transactions on Semiconductor Manufacturing
Serial Year :
2003
Journal title :
IEEE Transactions on Semiconductor Manufacturing
Record number :
95503
Link To Document :
بازگشت