Title of article :
CMOS technology for MS/RF SoC
Author/Authors :
C.H.، Diaz, نويسنده , , D.D.، Tang, نويسنده , , J.Y.-C.، Sun, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-556
From page :
557
To page :
0
Abstract :
Accelerated scaling of CMOS technology has contributed to remove otherwise fundamental barriers preempting its widespread application to mixed-signal/radio-frequency (MS/RF) segments. Improvements in device speed, matching, and minimum noise figure are all consistent with fundamental scaling trends. Other figures-of-merit such as linearity and 1/f noise do not scale favorably but are not considered to be roadblocks when viewed from a circuit design perspective. Furthermore, interconnect architectural scaling trends in logic technology have facilitated improvements in passive-component performance metrics. These improvements compounded with innovations in circuit design have made CMOS technology the primary choice for cost driven MS/RF applications. This paper reviews active and passive elements of CMOS MS/RF system-on-chip (SoC) technology from a scaling perspective. The paper also discusses the implications that physical phenomena such as mechanical stress and gate leakage as well as gate patterning have on technology definition and characterization.
Keywords :
Multigrid , Navier-Stokes , Krylov , Newton , Non-linear
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95595
Link To Document :
بازگشت