Title of article :
Modeling of parasitic capacitances in deep submicrometer conventional and high-K dielectric MOS transistors
Author/Authors :
N.R.، Mohapatra, نويسنده , , M.P.، Desai, نويسنده , , S.G.، Narendra, نويسنده , , V.، Ramgopal Rao, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-958
From page :
959
To page :
0
Abstract :
In deep submicrometer MOSFETs the device performance is limited by the parasitic capacitance and resistance. Hence a circuit model is needed to treat these effects correctly. In this work, we have developed circuit models for the parasitic capacitances in conventional and high-K gate dielectric MOS transistors by taking into account the presence of source/drain contact plugs. The accuracy of the model is tested by comparing the modeled results with the results obtained from three-dimensional (3-D) Monte-Carlo simulations and two-dimensional (2-D) device simulations over a wide range of channel length and oxide thickness. The model is also used to study the dependence of parasitic capacitance on gate length, gate electrode thickness, gate oxide thickness, gate dielectric constant, and spacer width.
Keywords :
nonlinear parabolic partial-differential equation , boundary-layer equation , Laminar flow , Turbulent flow , noniterative method , iterative method
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95685
Link To Document :
بازگشت