Title of article :
Substrate-triggered technique for on-chip ESD protection design in a 0.18-(mu)m salicided CMOS process
Author/Authors :
Ker، Ming-Dou نويسنده , , Chen، Tung-Yang نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Abstract :
The substrate-triggered technique for input, output, and power-rail electrostatic discharge (ESD) protection, as comparing to the traditional gate-driven technique, has been proposed to effectively improve ESD robustness of IC products. With the substrate-triggered technique, on-chip ESD protection circuits for the input, output, and power pins have been designed and verified in a 0.18-(mu)m salicided CMOS process. The experimental results have confirmed that the proposed substrate-triggered design can effectively and continually improve ESD robustness of CMOS devices. The humanbody-model (HBM) ESD robustness of NMOS with a device dimension of W/L=300 (mu) m/0.3 (mu)m can be improved from the original 0.65 kV with the traditional gate-driven design to become 3.2 kV with the proposed substrate-triggered design.
Keywords :
noniterative method , Laminar flow , boundary-layer equation , iterative method , Turbulent flow , nonlinear parabolic partial-differential equation
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES