Title of article :
Impact of interfacial layer and transition region on gate current performance for high-K gate dielectric stack: its tradeoff with gate capacitance
Author/Authors :
Fan، Yang-Yu نويسنده , , J.، Qi Xiang   An, نويسنده , , L.F.، Register, نويسنده , , S.K.، Banerjee, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-432
From page :
433
To page :
0
Abstract :
Stacked gate dielectrics are modeled with respect to the impact on the leakage current of interfacial layers and transition regions, considering the tradeoff with the gate capacitance. A Franz 2-band dispersion model is used. Low-EOT and low-gate-current regimes are explored theoretically using reasonable estimates guided by experimental data. Transition layer values of each parameter are qualitatively explored for oxynitride, Si/sub 3/N/sub 4//SiO/sub 2/, and high-K stacks. Higher dielectric constant and more insulating materials are obviously desired for each layer of dielectric; however, the transition region becomes more important as such dielectrics are considered. Higher dielectric constant of interfacial layer is desirable for the low-EOT-low-gatecurrent requirement.
Keywords :
Industrial organization , Biotechnology R&D
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95774
Link To Document :
بازگشت