Title of article :
The thermal stability of one-transistor ferroelectric memory with Pt-Pb/sub 5/Ge/sub 3/O/sub 11/-Ir-poly-SiO/sub 2/-Si gate stack
Author/Authors :
Li، Tingkai نويسنده , , Hsu، Sheng Teng نويسنده , , B.D.، Ulrich, نويسنده , , D.R.، Evans, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-227
From page :
228
To page :
0
Abstract :
The thermal stability of one-transistor ferroelectric nonvolatile memory devices with a gate stack of Pt-Pb/sub 5/Ge/sub 3/O/sub 11/-Ir-PolySiO/sub 2/-Si was characterized in the temperature range of -10(degree)C to 150(degree)C. The memory windows decrease when the temperatures are higher than 60(degree)C. The drain currents (I/sub D/) after programming to on state decrease with increasing temperature. The drain currents (I/sub D/) after programming to off state increase with increasing temperature. The ratio of drain current (I/sub D/) at on state to that at off state drops from 7.5 orders of magnitude to 3.5 orders of magnitude when the temperature increases from room temperature to 150(degree)C. On the other hand, the memory window and the ratio of I/sub D/(on)/I/sub D/(off) of the one-transistor memory device displays practically no change when the temperature is reduced from room temperature to -10(degree)C. One-transistor (1T) memory devices also show excellent thermal imprint properties. Retention properties of 1T memory devices degrade with increasing temperature over 60(degree)C.
Keywords :
channel hot electron (CHE) , channel initiated secondary electron (CHISEL) , device scaling , hot carriers , Flash electrically erasable programmable read-only memories (EEPROMs) , Monte Carlo simulation , programming efficiency
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95932
Link To Document :
بازگشت