Title of article :
A study on coining processes of solder bumps on organic substrates
Author/Authors :
Nah، Jae-Woong نويسنده , , Paik، Kyung Wook نويسنده , , Hwang، Tae-Kyung نويسنده , , Kim، Won-Hoe نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-165
From page :
166
To page :
0
Abstract :
Solder flip chip bumping and subsequent coining processes on printed circuit board (PCB) were investigated to solve the warpage problem of organic substrates for high pin count flip chip assembly by providing good co-planarity. Coining of solder bumps on PCBs has been successfully demonstrated using a modified tension/compression tester with height, coining rate and coining temperature variables. It was observed that applied loads as a function of coined height showed three stages as coining deformation; region of elastic deformation; region of linearly increase of applied loads; region of rapidly increase of applied loads. In order to reduce applied loads for coining solder bumps on a PCB, the effects of coining process parameters were investigated. Coining loads for solder bump deformation strongly depended on coining rates and coining temperatures. As coining rates decreased and process temperature increased, coining loads decreased. Lower coining loads were needed to prevent potential substrate damages such as micro-via failure and build-up dielectric layer thickness change during applying coining loads. It was found that coining process temperature had more significant effect to reduce applied coining loads during the coining process.
Keywords :
Biotechnology R&D , Industrial organization
Journal title :
IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING
Record number :
97285
Link To Document :
بازگشت