Title of article :
A practical methodology for early buffer and wire resource allocation
Author/Authors :
S.S.، Sapatnekar, نويسنده , , C.J.، Alpert, نويسنده , , P.G.، Villarrubia, نويسنده , , Hu، Jiang نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-572
From page :
573
To page :
0
Abstract :
As technology scales, interconnect-centric design flows become imperative for achieving timing closure. Preplanning buffers and wires in the layout is critical for such flows. Both buffers and wires must be considered simultaneously, since wire routes determine buffer requirements and buffer locations constrain the wire routes. In contrast to recently proposed buffer-block planning approaches, our novel design methodology distributes a set of buffer sites throughout the design. This allows one to use a tile graph to abstract the buffer planning problem and simultaneously address wire planning. We present a four-stage heuristic called resource allocation for buffer and interconnect distribution for resource allocation that includes a new, efficient technique for buffer insertion using a length-based constraint. Extensive experiments validate the effectiveness of this approach.
Keywords :
Analytical and numerical techniques , heat transfer , natural convection
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Record number :
97979
Link To Document :
بازگشت