Title of article
An overview of flash architectural developments
Author/Authors
G.، Campardo, نويسنده , , M.، Scotti, نويسنده , , S.، Scommegna, نويسنده , , S.، Pollara, نويسنده , , A.، Silvagni, نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2003
Pages
-522
From page
523
To page
0
Abstract
This paper presents a survey of the principal architectures and blocks building up a flash memory, describing how these blocks are designed and how their design has changed over the years to satisfy the new specification requests. For example, the continuous supply voltage reduction aimed at portable electronic solutions has forced designers to find innovative design solutions. An overview of the test modes developed for the flash device not only to debug the chip but also to try to improve reliability is given. Ad hoc test modes are useful to deeply increase the analysis capability. Finally, the test methodology for flash memories, a challenge between the test time reduction and better test coverage, is presented.
Keywords
Autonomous robots , intelligent robots , internet working , programming environment , robotic airships , unmanned aerial vehicles (UAVs)
Journal title
Proceedings of the IEEE
Serial Year
2003
Journal title
Proceedings of the IEEE
Record number
99643
Link To Document