شماره ركورد كنفرانس :
4415
عنوان مقاله :
Power and Speed Analysis of CMOS-based Multipliers using VEDIC techniques
پديدآورندگان :
Ghaderi Adnan a.ghaderi91@ms.tabrizu.ac.ir University of Tabriz , Frounchi Javad jfrounchi@tabrizu.ac.ir University of Tabriz
تعداد صفحه :
10
كليدواژه :
Multiplier , VEDIC , L , edit , CMOS , Low power
سال انتشار :
1395
عنوان كنفرانس :
نخستين كنفرانس ملي تحقيقات بين رشته اي در مهندسي كامپيوتر، برق، مكانيك و مكاترونيك
زبان مدرك :
انگليسي
چكيده فارسي :
Multipliers are one of the most important components in design of both digital and analog circuits. The design and structure of multipliers play a significant role to determine speed and power consumption of processing units as the core component of electronic devices. In this paper, we design 4×4 and 8×8 multipliers in layout level to extract important design parameters. VEDIC mathematic techniques and CMOS logic are used to obtain a tradeoff between speed and power efficiency. Our results show that voltage range between 1.5v and 2.5v is the efficient range to perform high speed and low power multiplication.
كشور :
ايران
لينک به اين مدرک :
بازگشت