DocumentCode :
1000624
Title :
Process and device performance of a high-speed double poly-Si bipolar technology using borosenic-poly process with coupling-base implant
Author :
Yamaguchi, Tadanori ; Yu, Y.-C.S. ; Lane, Eric E. ; Lee, June S. ; Patton, Evan E. ; Herman, Robert D. ; Ahrendt, Diane R. ; Drobny, Vladimir F. ; Yuzuriha, Todd H. ; Garuts, Valdis E.
Author_Institution :
Tektronix Inc., Beaverton, OR, USA
Volume :
35
Issue :
8
fYear :
1988
fDate :
8/1/1988 12:00:00 AM
Firstpage :
1247
Lastpage :
1256
Abstract :
Use of boron and arsenic diffusions through an emitter polysilicon film (borosenic-poly emitter-base process) produces a transistor base width of less than 100nm with an emitter junction depth of 50 nm and an emitter-to-base reverse leakage current of approximately 70 pA. The borosenic-poly process resolves both the channeling and shadowing effects of a sidewall-oxided spacer during the base boron implantation. The process also minimizes crystal defects generated during the emitter and base implantations. The coupling-base boron implant significantly improves a wide variation in the emitter-to-collector periphery punchthrough voltage without degrading the emitter-to-base breakdown voltage current gain, cutoff frequency, or ECL gate delay time. A deep trench isolation with 4-μm depth and 1.2-μm width reduces the collector-to-substrate capacitance to 9 fF, while maintaining a transistor-to-transistor isolation voltage of greater than 25 V. The application of self-aligned titanium silicide technology to form polysilicon resistors without holes and to reduce the sheet resistance of the emitter and collector polysilicon electrodes to 1 Ω/square is discussed
Keywords :
bipolar integrated circuits; elemental semiconductors; emitter-coupled logic; integrated circuit technology; integrated logic circuits; ion implantation; silicon; 1.2 micron; 100 nm; 25 V; 4 micron; 50 nm; 70 pA; 9 fF; ECL gate delay time; Si:As; Si:B; TiSi2 metallisation; base implantations; borosenic-poly process; collector-to-substrate capacitance; coupling-base implant; current gain; cutoff frequency; deep trench isolation; device performance; double poly-Si bipolar technology; emitter junction depth; emitter-to-base breakdown voltage; emitter-to-base reverse leakage current; emitter-to-collector periphery punchthrough voltage; high speed bipolar technology; ion implantation; minimizes crystal defects; polycrystalline Si; polysilicon electrodes; polysilicon resistors; process performance; salicide; shadowing effects; sheet resistance; sidewall-oxided spacer; transistor base width; transistor-to-transistor isolation voltage; Boron; Breakdown voltage; Capacitance; Cutoff frequency; Degradation; Delay effects; Implants; Leakage current; Shadow mapping; Titanium;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.2544
Filename :
2544
Link To Document :
بازگشت