DocumentCode :
1001255
Title :
Cathedral-II: A Silicon Compiler for Digital Signal Processing
Author :
De Man, H. ; Rabaey, J. ; Six, P. ; Claesen, L.
Author_Institution :
IMEC
Volume :
3
Issue :
6
fYear :
1986
Firstpage :
13
Lastpage :
25
Abstract :
The article describes the status of work at IMEC on the Cathedral-II silicon compiler. The compiler was developed to synthesize synchronous multiprocessor system chips for digital signal processing. It is a continuation of work on the Cathedral-I operational silicon compiler for bit-serial digital filters. Cathedral-II is based on a ??meet in the middle?? design method that encourages a total separation between system design and reusable silicon design. The CAD system includes a rule-based synthesis program, a procedural program, and a controller synthesis environment. Processors are synthesized in terms of modules called from automated reusable module generators. Chip layout is done on a floor planner. An expert subsystem verifies correctness during silicon design and generates functional and timing models for verification at the module and chip levels.
Keywords :
Automatic control; Control system synthesis; Design automation; Design methodology; Digital filters; Digital signal processing; Digital signal processing chips; Multiprocessing systems; Signal synthesis; Silicon compiler;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.1986.295047
Filename :
4069894
Link To Document :
بازگشت