Title :
Control of threshold-voltage and short-channel effects in ultrathin strained-SOI CMOS devices
Author :
Numata, Toshinori ; Mizuno, Tomohisa ; Tezuka, Tsutomu ; Koga, James ; Takagi, Shin-ichi
Author_Institution :
MIRAI-Assoc. of Super-Adv. Electron. Technol., Kawasaki, Japan
Abstract :
This paper presents a quantitative study on the device design for the control of threshold-voltage and the suppression of short-channel effects (SCEs) in ultrathin strained-silicon-on-insulator (strained-SOI) CMOSFETs in the sub-100-nm regime. A two-dimensional device simulation is used for this purpose, with emphasis on the impact of band offset in Si/SiGe heterostructures. For the control of threshold-voltage, the combination of the gate work function and the back gate bias is needed to obtain appropriate values of threshold-voltage in n- and p-channel MOSFETs and to suppress SiGe buried channels in p-channel MOSFETs with thicker strained-Si layers. Regarding SCEs, the importance and the necessity of thin SiGe layers are pointed out from the viewpoint of the influence of the higher permittivity of SiGe layers. It is shown that the SCEs of strained-SOI MOSFETs with thinner SiGe layers are almost the same level as those of unstrained-SOI.
Keywords :
CMOS integrated circuits; Ge-Si alloys; MOSFET circuits; buried layers; circuit simulation; integrated circuit design; silicon; silicon-on-insulator; work function; CMOSFET; Si-SiGe; back gate bias; band offset; gate work function; short-channel effects; threshold-voltage control; ultrathin strained-SOI CMOS devices; CMOSFETs; Germanium silicon alloys; Large scale integration; MOSFETs; Permittivity; Silicon germanium; Silicon on insulator technology; Strain control; Surface cleaning; Thickness control; MOSFETs; silicon-on-insulator (SOI); strained-silicon (strained-Si);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.851840