DocumentCode :
1002022
Title :
Lower bound study on interconnect complexity of the decomposed finite state machines
Author :
Yang, W.-L. ; Owens, R.M. ; Irwin, M.J.
Author_Institution :
Dept. of Inf. Manage., Ping-Tung Inst. of Commerce, Taiwan
Volume :
142
Issue :
5
fYear :
1995
fDate :
9/1/1995 12:00:00 AM
Firstpage :
332
Lastpage :
336
Abstract :
Various strategies for multiway general decomposition have been investigated in the past. These strategies differ in how they reflect the cost of a logic level implementation. In the paper the authors are concerned with the lower bound on the number of interconnecting wires that must exist when a machine is decomposed into several submachines. From a VLSI implementation point of view, having a cost function based at least in part on interconnect complexity would be advantageous. The authors present a way to establish this bound for the multiway decomposition of an arbitrary machine, and tabulate the bound for a number of benchmarks. This tabulation shows that many large benchmarks are highly decomposable from an interconnect point of view
Keywords :
VLSI; finite state machines; integrated circuit layout; minimisation of switching nets; sequential circuits; VLSI implementation; cost function; decomposed finite state machines; interconnect complexity; interconnecting wires; logic level implementation; multiway general decomposition;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19952127
Filename :
468444
Link To Document :
بازگشت