DocumentCode :
1003050
Title :
Laser thermal processing of amorphous silicon gates to reduce poly-depletion in CMOS devices
Author :
Chong, Yung Fu ; Gossmann, Hans-Joachim L. ; Pey, Kin-Leong ; Thompson, M.O. ; Wee, Andrew T.S. ; Tung, C.H.
Author_Institution :
Dept. of Technol. Dev., Chartered Semicond. Manuf. Ltd., Singapore, Singapore
Volume :
51
Issue :
5
fYear :
2004
fDate :
5/1/2004 12:00:00 AM
Firstpage :
669
Lastpage :
676
Abstract :
One major challenge in advanced CMOS technology is to have adequate dopant activation at the polycrystalline silicon (poly-Si) gate/gate oxide interface to minimize the poly-Si depletion effect. In this paper, laser thermal processing (LTP) was employed to fabricate single or dual-layer poly-Si-gated MOS capacitors with ultrathin gate oxides. Capacitance-voltage data show that the carrier concentration at the poly-Si gate/gate oxide interface increases substantially when the devices are subjected to LTP prior to a rapid thermal anneal (RTA). Thus, LTP readily reduces the poly-depletion thickness in MOS devices. For p+-gated capacitors, this is achieved with boron penetration that is equivalent to the control sample with 1000°C, 5 s RTA (without LTP). In addition, results from secondary ion mass spectrometry indicate that the concentration of dopants near the critical gate/gate oxide interface increases significantly after a post-LTP anneal, in good agreement with the electrical data. Time-dependent dielectric breakdown studies show that the gate oxide reliability is not degraded even after LTP at high fluences.
Keywords :
CMOS integrated circuits; MOS capacitors; laser materials processing; rapid thermal annealing; semiconductor device breakdown; semiconductor doping; 1000 degC; 5 s; CMOS devices; LTP; MOS devices; RTA; Si; advanced CMOS technology; amorphous silicon gates; boron penetration; capacitance-voltage data; dopant activation; dual-layer poly-Si-gated MOS capacitors; gate oxide reliability; ion mass spectrometry; laser thermal processing; poly-Si gate/gate oxide interface; poly-depletion thickness; polycrystalline silicon; rapid thermal anneal; time-dependent dielectric breakdown; ultrathin gate oxides; Amorphous silicon; Boron; CMOS process; CMOS technology; Capacitance-voltage characteristics; MOS capacitors; MOS devices; Mass spectroscopy; Rapid thermal annealing; Rapid thermal processing; Boron penetration; LTP; gate oxide reliability; laser thermal processing; poly-depletion;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2004.826866
Filename :
1303823
Link To Document :
بازگشت