Title :
Investigation and Design of On-Chip Power-Rail ESD Clamp Circuits Without Suffering Latchup-Like Failure During System-Level ESD Test
Author :
Ker, Ming-Dou ; Yen, Cheng-Cheng
Abstract :
On-chip power-rail electrostatic discharge (ESD) protection circuit designed with active ESD detection function is the key role to significantly improve ESD robustness of CMOS integrated circuits (ICs). Four power-rail ESD clamp circuits with different ESD-transient detection circuits were fabricated in a 0.18-mum CMOS process and tested to compare their system-level ESD susceptibility, which are named as power-rail ESD clamp circuits with typical RC-based detection, PMOS feedback, NMOS+PMOS feedback, and cascaded PMOS feedback in this work. During the system-level ESD test, where the ICs in a system have been powered up, the feedback loop used in the power-rail ESD clamp circuits provides the lock function to keep the ESD-clamping NMOS in a ldquolatch-onrdquo state. The latch-on ESD-clamping NMOS, which is often drawn with a larger device dimension to sustain high ESD level, conducts a huge current between the power lines to perform a latchup-like failure after the system-level ESD test. A modified power-rail ESD clamp circuit is proposed to solve this problem. The proposed power-rail ESD clamp circuit can provide high enough chip-level ESD robustness, and without suffering the latchup-like failure during the system-level ESD test.
Keywords :
CMOS integrated circuits; circuit feedback; electrostatic discharge; failure analysis; integrated circuit design; CMOS integrated circuits; NMOS feedback; PMOS feedback; RC-based detection; clamp circuits; failure; latchup; lock function; on-chip power-rail electrostatic discharge; protection circuit; size 0.18 mum; CMOS integrated circuits; Circuit testing; Clamps; Electrostatic discharge; Feedback circuits; MOS devices; Power system protection; Robustness; System testing; System-on-a-chip; ESD protection circuit; Electromagnetic compatibility (EMC); electrostatic discharge (ESD); latchup; system-level ESD test;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2008.2005451