• DocumentCode
    1003735
  • Title

    A Reconfigurable Mixed-Signal VLSI Implementation of Distributed Arithmetic Used for Finite-Impulse Response Filtering

  • Author

    Özalevli, Erhan ; Huang, Walter ; Hasler, Paul E. ; Anderson, David V.

  • Author_Institution
    Texas Instrum., Dallas
  • Volume
    55
  • Issue
    2
  • fYear
    2008
  • fDate
    3/1/2008 12:00:00 AM
  • Firstpage
    510
  • Lastpage
    521
  • Abstract
    A reconfigurable implementation of distributed arithmetic (DA) for post-processing applications is described. The input of DA is received in digital form and its analog coefficients are set by using the floating-gate voltage references. The effect of the offset and gain errors on DA computational accuracy is analyzed, and theoretical results for the limitations of this design strategy are presented. This architecture is fabricated in a 0.5-mum CMOS process, and configured as a 16-tap finite impulse response (FIR) filter to demonstrate the reconfigurability and computational efficiency. The measurement results for comb, low-pass, and bandpass filters at 32/50-kHz sampling frequencies are presented. This implementation occupies around 1.125 mm2 of die area and consumes 16 mW of static power. The filter order can be increased at the cost of 0.011 mm2 of die area and 0.02 mW of power per tap.
  • Keywords
    CMOS digital integrated circuits; FIR filters; VLSI; band-pass filters; distributed arithmetic; low-pass filters; mixed analogue-digital integrated circuits; reconfigurable architectures; CMOS process; bandpass filters; comb filters; distributed arithmetic; finite-impulse response filtering; floating-gate voltage reference; frequency 32 kHz; frequency 50 kHz; low-pass filters; power 16 mW; reconfigurable mixed-signal VLSI architecture; size 0.5 mum; Array of tunable FG voltage reference (epot); Distributed Arithmetic; Epot; FIR Filter; Floating-Gate Transistor; Post-processing; finite-impulse response (FIR) filter; fistributed arithmetic (DA); floating-gate (FG) transistor; post processing;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2007.913735
  • Filename
    4400057