DocumentCode :
1003923
Title :
Low power and cost effective VLSI design for an MP3 audio decoder using an optimised synthesis-subband approach
Author :
Tsai, T.-H. ; Yang, Y.-C.
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Taiwan, Taiwan
Volume :
151
Issue :
3
fYear :
2004
fDate :
5/19/2004 12:00:00 AM
Firstpage :
245
Lastpage :
251
Abstract :
An optimised approach to MPEG layer-3 (MP3) audio decoding is presented, with the main theme focused on the synthesis subband. Since the synthesis subband is the most power-consuming component in decoding, a cost-effective architecture is proposed based on a system-design consideration. By means of an algorithm and architecture, the synthesis subband achieves a high throughput with reduced memory requirements and hardware complexity. With a two-stage pipeline architecture, it allows 100% hardware utilisation and is suitable for low-power implementation. In addition, the chip design in a 0.35 μm process is also accomplished. It occupies a die area of about 2.7 × 3.2 mm2 with a transistor count of 157469 and a low-power dissipation of only 2.92 mW.
Keywords :
VLSI; audio coding; decoding; ElGamal-type-based scheme; RSA-based scheme; generalised multisignature algorithm; order-free multisignature algorithms; order-sensitive multisignature algorithms; order-sensitive multisignature scheme; signing order; structured multisignature algorithms;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20040486
Filename :
1304186
Link To Document :
بازگشت