DocumentCode :
1005136
Title :
Low-cost modular testing and test resource partitioning for SOCs
Author :
Chakrabarty, K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Volume :
152
Issue :
3
fYear :
2005
fDate :
5/6/2005 12:00:00 AM
Firstpage :
427
Lastpage :
441
Abstract :
The popularity of system-on-chip (SOC) integrated circuits has led to an unprecedented increase in test costs. This increase can be attributed to the difficulty of test access to embedded cores, long test development and test application times, and high test data volumes. A survey is presented of test resource partitioning techniques that facilitate low-cost SOC testing. Topics discussed include techniques for modular testing of digital, mixed-signal and hierarchical SOCs, as well as test data compression methods for intellectual property cores. Together, these techniques offer SOC integrators with the necessary means to manage test complexity and reduce test costs.
Keywords :
digital integrated circuits; integrated circuit testing; mixed analogue-digital integrated circuits; system-on-chip; digital system on chip; embedded cores; hierarchical system on chip; intellectual property cores; low-cost modular testing; mixed-signal system on chip; system-on-chip integrated circuits; test data compression methods; test resource partitioning;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045068
Filename :
1468689
Link To Document :
بازگشت