DocumentCode :
1011556
Title :
A fault-tolerant mapping scheme for a configurable multiprocessor system
Author :
Lin, Woei ; Wu, Chuan-lin
Author_Institution :
Dept. of Electr. Eng., Pennsylvania State Univ., University Park, PA, USA
Volume :
38
Issue :
2
fYear :
1989
Firstpage :
227
Lastpage :
237
Abstract :
A fault-tolerant mapping scheme for a configurable multiprocessor system using multistage interconnection networks is presented. By adapting its interprocessor connections, the multiprocessor system can provide many regular topological configurations suitable for a variety of parallel computation applications. The configurability of the system is achieved by applying a set of configuration procedures to a linear address space of the system. The central idea behind the scheme is the use of two transformations to restore the linear address space in the presence of processor failures. The fault-tolerant mapping scheme is composed of three algorithms. The algorithms adaptively use the two transformations to handle three different types of faults: single faults, double faults, and triple or greater faults. It is shown that when there are a few processor failures, the algorithms can effectively achieve fault-free linear subspaces with graceful degradation.<>
Keywords :
fault tolerant computing; multiprocessor interconnection networks; configurability; configurable multiprocessor system; fault-tolerant mapping scheme; interprocessor connections; linear address space; multistage interconnection networks; parallel computation; Computer applications; Concurrent computing; Degradation; Fault tolerance; Fault tolerant systems; Multiprocessing systems; Multiprocessor interconnection networks;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.16499
Filename :
16499
Link To Document :
بازگشت