DocumentCode :
1011722
Title :
Processor Power Reduction Via Single-ISA Heterogeneous Multi-Core Architectures
Author :
Kumar, Rakesh ; Farkas, Karoly ; Jouppi, N.P. ; Ranganathan, Prakash ; Tullsen, Dean M.
Volume :
2
Issue :
1
fYear :
2003
Firstpage :
2
Lastpage :
2
Abstract :
This paper proposes a single-ISA heterogeneousmulti-core architecture as a mechanism to reduce processorpower dissipation. It assumes a single chip containing a diverseset of cores that target different performance levels and consumedifferent levels of power. During an application’s execution,system software dynamically chooses the most appropriate core tomeet specific performance and power requirements. It describesan example architecture with five cores of varying performanceand complexity. Initial results demonstrate a five-fold reductionin energy at a cost of only 25% performance.
Keywords :
chip multiprocessor; low-power architecture; Application software; Computer architecture; Computer science; Costs; Energy consumption; Fans; Packaging; Power dissipation; Power engineering and energy; System software; chip multiprocessor; low-power architecture;
fLanguage :
English
Journal_Title :
Computer Architecture Letters
Publisher :
ieee
ISSN :
1556-6056
Type :
jour
DOI :
10.1109/L-CA.2003.6
Filename :
1650116
Link To Document :
بازگشت