DocumentCode :
1014548
Title :
Parallel controller synthesis using Petri nets
Author :
Kozlowski, T. ; Dagless, E.L. ; Saul, J.M. ; Adamski, M. ; Szajna, J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
Volume :
142
Issue :
4
fYear :
1995
fDate :
7/1/1995 12:00:00 AM
Firstpage :
263
Lastpage :
271
Abstract :
A system for synthesising synchronous parallel controllers is presented. The system comprises a set of Petri net based CAD tools that have been added to an existing sequential synthesis system. Modules dedicated to the Petri net approach implement algorithms, which test the Petri net controller representation, provide an improved place encoding, and realise a novel method of generating state transition graphs from Petri nets. The algorithms are based on a new method of constructing a restricted reachability graph of a net. The system incorporates different design approaches, and so enables a designer to choose a solution that meets the specific needs of a design best. Benchmark comparisons between Petri net originated designs and equivalent FSMs show that the former are considerably more efficient in terms of area and speed when designing highly parallel circuits
Keywords :
Petri nets; controllers; encoding; parallel processing; CAD tools; Petri nets; highly parallel circuits; parallel controller synthesis; place encoding; restricted reachability graph; sequential synthesis system; state transition graphs; synchronous parallel controllers;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19951886
Filename :
407126
Link To Document :
بازگشت