• DocumentCode
    1014883
  • Title

    Design of concurrent test Hardware for Linear analog circuits with constrained hardware overhead

  • Author

    Ozev, Sule ; Orailoglu, Alex

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
  • Volume
    12
  • Issue
    7
  • fYear
    2004
  • fDate
    7/1/2004 12:00:00 AM
  • Firstpage
    756
  • Lastpage
    765
  • Abstract
    Concurrent detection of failures in analog circuits is becoming increasingly more important as safety-critical systems become more widespread. A methodology for automatic design of concurrent failure detection circuitry for linear analog systems is discussed in this paper. The desired hardware bound is specified as a constraint; the methodology aims at providing coverage in terms of all the circuit components while minimizing the loading overhead by reducing the number of internal circuit nodes that need to be tapped. Parameter tolerances are incorporated through either statistical or mathematical analysis to determine the threshold for failure alarm.
  • Keywords
    analogue integrated circuits; failure analysis; integrated circuit design; integrated circuit testing; concurrent failure detection circuitry; concurrent test hardware; constraint hardware; failure alarm threshold; internal circuit node; linear analog circuit; mathematical analysis; parameter tolerance; statistical analysis; Analog circuits; Automatic testing; Circuit faults; Circuit testing; Design methodology; Electrical fault detection; Fault detection; Hardware; Mathematical analysis; Signal design;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2004.827597
  • Filename
    1308210