Title :
Distributed fault simulation for sequential circuits by pattern partitioning
Author :
Wu, W.-C. ; Lee, C.-L. ; Chen, J.E. ; Lin, W.-Y.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
7/1/1995 12:00:00 AM
Abstract :
The paper investigates distributed fault simulation by pattern partitioning for sequential circuits. Simulation is done by making each distributed machine perform fault-free simulation with preceding patterns and then perform fault simulation with its own patterns. The fault simulation is accelerated since the number of patterns needed to be performed fault simulation for each machine is reduced by a factor of n, the number of machines, and the faults detected by any machine are dropped through communication of the network. A superlinear speedup can be obtained because this method can automatically remove the Case 1 faults, which are time consuming faults and would be considered to be undetected in the traditional three-valued fault simulation but are in fact truly detected. A mathematical model is also presented to predict the performance of the distributed fault simulation
Keywords :
logic testing; sequential circuits; distributed fault simulation; fault simulation; pattern partitioning; sequential circuits; superlinear speedup;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:19951867