DocumentCode :
1020966
Title :
Nanometer MOSFET Variation in Minimum Energy Subthreshold Circuits
Author :
Verma, Naveen ; Kwong, Joyce ; Chandrakasan, Anantha P.
Author_Institution :
Massachusetts Inst. of Technol., Cambridge
Volume :
55
Issue :
1
fYear :
2008
Firstpage :
163
Lastpage :
174
Abstract :
Minimum energy operation for digital circuits typically requires scaling the power supply below the device threshold voltage. Advanced technologies offer improved integration, performance, and active-energy efficiency for minimum energy sub-Vt circuits, but are plagued by increased variation and reduced ION/IOFF ratios, which degrade the fundamental device characteristics critical to circuit operation by several orders of magnitude. This paper investigates those characteristics and presents design methodologies and circuit topologies to manage their severe degradation. The issues specific to both general logic and dense static random access memories are analyzed, and solutions that address their distinct design metrics are presented.
Keywords :
CMOS digital integrated circuits; MOSFET; logic design; CMOS digital integrated circuits; device threshold voltage; minimum energy subthreshold circuits; nanometer MOSFET variation; Circuit topology; Degradation; Design methodology; Digital circuits; Logic design; Logic devices; MOSFET circuits; Power supplies; SRAM chips; Threshold voltage; CMOS digital integrated circuits; leakage currents; logic design; low-power electronics; matching; static random access memory (SRAM); subthreshold; yield estimation;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.911352
Filename :
4408814
Link To Document :
بازگشت