DocumentCode :
1023619
Title :
Josephson data latch for frequency agile shift registers
Author :
Przybysz, John X. ; Blaugher, R.D.
Author_Institution :
Westinghouse R&D Center, Pittsburgh, Pennsylvania
Volume :
23
Issue :
2
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
777
Lastpage :
780
Abstract :
A Josephson data latch was designed and simulated with the SPICE program. The data latches were connected in series to form a shift register which showed frequency agile operation. The novel latches were based on Direct Coupled Logic OR gates to obtain high speed performance. Latches were triggered by the rising edge of the clock voltage to provide a sampling interval. Switching of the triggering junction to the resistive state deactivated the latch´s input response which prevented racing of the two phase logic. Simulations showed proper operation of the shift register at frequencies up to 15 GHz. The wide operating margins of the circuit are suited to LSI fabrication. Comparison of the model junction to currently available Josephson technology indicated that real chips should be capable of frequency agile operation in the multigigahertz range.
Keywords :
Josephson device memories; Shift registers; Circuit simulation; Clocks; Frequency; Josephson junctions; Latches; Logic gates; SPICE; Sampling methods; Shift registers; Voltage;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1987.1064963
Filename :
1064963
Link To Document :
بازگشت