Title :
High-performance noise-tolerant circuit techniques for CMOS dynamic logic
Author :
Frustaci, Fabio ; Corsonello, Pasquale ; Perri, Stefania ; Cocorullo, Giuseppe
Author_Institution :
Dept. of Electron., Univ. of Calabria, Rende
fDate :
12/1/2008 12:00:00 AM
Abstract :
Dynamic CMOS gates are widely exploited in high-performance designs because of their speed. However, they suffer from high noise sensitivity. The main reason for this is the sub-threshold leakage current flowing through the evaluation network. This problem becomes more and more severe with continuous scaling of the technology. A new circuit technique for increasing the noise tolerance of dynamic CMOS gates is studied. A comparison with previously reported schemes is presented. Simulations proved that, when 90 nm CMOS technology is used to realise wide fan-in gates, the proposed design technique can achieve the highest level of noise robustness. A 16 bits OR gate designed as proposed here shows a maximum unity noise gain of 675 mV, a computational delay of ~115 ps and an energy dissipation of ~33 fJ. Moreover, at the parity of energy-delay product (EDP), the novel approach achieves a noise robustness 10% higher than the most efficient technique existing in the literature, whereas, at the parity of noise robustness, it exhibits an EDP 33% lower.
Keywords :
CMOS logic circuits; logic gates; CMOS dynamic logic; CMOS technology; OR gate; dynamic CMOS gates; energy-delay product; high-performance noise-tolerant circuit techniques; size 90 nm; sub-threshold leakage current; voltage 675 mV;
Journal_Title :
Circuits, Devices & Systems, IET
DOI :
10.1049/iet-cds:20080070