Title :
A monolithic 2.3-Gb/s 100-mW clock and data recovery circuit in silicon bipolar technology
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fDate :
12/1/1993 12:00:00 AM
Abstract :
A monolithic clock and data recovery PLL circuit is implemented in a digital silicon bipolar technology without modification. The only external component used is the loop filter capacitor. A self-aligned data recovery architecture combined with a novel phase-detector design eliminates the need for nonlinear processing and phase shifter stages. This enables a simpler design with low power and reduced dependence on the bit rate. At 2.3 Gb/s, the test chip consumes 100 mW from a -3.6-V supply, excluding the input and output buffers. The worst-case rms jitter of the recovered clock is less than 14 ps with 223-1 pseudorandom bit sequence
Keywords :
VLSI; bipolar integrated circuits; clocks; digital integrated circuits; optical communication equipment; phase-locked loops; 100 mW; 14 ps; 2.3 Gbit/s; 3.6 V; PLL circuit; bit rate; clock recovery circuit; data recovery circuit; digital silicon bipolar technology; loop filter capacitor; low power; monolithic; phase-detector design; pseudorandom bit sequence; self-aligned data recovery architecture; test chip; worst-case rms jitter; Bit rate; Capacitors; Circuits; Clocks; Filters; Jitter; Phase locked loops; Phase shifters; Silicon; Testing;
Journal_Title :
Solid-State Circuits, IEEE Journal of