DocumentCode :
1027287
Title :
A 3 ,\\times, 5-Gb/s Multilane Low-Power 0.18- \\mu{\\hbox {m}} CMOS Pseudorandom Bit Sequence Gen
Author :
Sham, Kin-Joe ; Bommalingaiahnapallya, Shubha ; Ahmadi, Mahmoud Reza ; Harjani, Ramesh
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN
Volume :
55
Issue :
5
fYear :
2008
fDate :
5/1/2008 12:00:00 AM
Firstpage :
432
Lastpage :
436
Abstract :
A low-power, three-lane, pseudorandom bit sequence (PRBS) generator has been fabricated in a 0.18-mum CMOS process to test a multilane multi-Gb/s transmitter that cancels far-end crosstalk. Although the proposed PRBS generator was designed to produce three uncorrelated 12-Gb/s PRBS sequences, measurement results included in this paper have been obtained at only 5 Gb/s due to test setup limitations. The prototype employs a CMOS latch optimized to operate at frequencies close to the of the process and a current-mode logic (CML) MUX with modified active inductor loads for better high-speed large-signal behavior. In order to reduce the power consumption, a quarter-clock rate linear feedback shift register (LFSR) core in a power-efficient parallel architecture has been implemented to minimize the use of power-hungry, high-speed circuitry. Further power reduction has been achieved through the clever partitioning of the system into static logic and CML. In addition, the prototype design produces three uncorrelated 12-Gb/s data streams from a single quarter-rate LFSR core, thereby amortizing the power across multiple channels which lowers the power per channel by 3 times. The total measured power consumption at 5 Gb/s is 131 mW per lane and the calculated figure of merit per lane is 0.84 pJ/bit, which is significantly better than previously published designs.
Keywords :
CMOS integrated circuits; crosstalk; flip-flops; random sequences; shift registers; signal generators; CML; CMOS latch; CMOS pseudorandom bit sequence generator; LFSR; PRBS; current-mode logic MUX; far-end crosstalk; power consumption; power-efficient parallel architecture; quarter-clock rate linear feedback shift register; size 0.18 mum; Active inductor; crosstalk; high-speed serial links; pseudorandom bit sequence (PRBS) generator;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.912696
Filename :
4420096
Link To Document :
بازگشت