DocumentCode :
1028077
Title :
Switched-capacitor gain stage with reduced sensitivity to finite amplifier gain and offset voltage
Author :
Larson, Lawrence E. ; Temes, Gabor C.
Author_Institution :
Hughes Research Laboratories, Malibu, USA
Volume :
22
Issue :
24
fYear :
1986
Firstpage :
1281
Lastpage :
1283
Abstract :
A new switched-capacitor gain stage is presented that exhibits reduced sensitivity to operational amplifier gain and offset voltage. In addition, the design employs fewer switches and capacitors than previous techniques, and is less sensitive to parasitic capacitance effects. It should find wide application in A/D, D/A and other analogue arithmetic building blocks.
Keywords :
operational amplifiers; sensitivity analysis; switched capacitor networks; analogue arithmetic building blocks; finite amplifier gain; offset voltage; operational amplifier gain; parasitic capacitance effects; sensitivity analysis; switched-capacitor gain stage;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19860879
Filename :
4257099
Link To Document :
بازگشت