• DocumentCode
    1035637
  • Title

    An accurate analytical propagation delay model for high-speed CML bipolar circuits

  • Author

    Sharaf, Khaled M. ; Elmasry, Mohamed I.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
  • Volume
    29
  • Issue
    1
  • fYear
    1994
  • fDate
    1/1/1994 12:00:00 AM
  • Firstpage
    31
  • Lastpage
    45
  • Abstract
    A new analytical delay model for high-speed CML circuits is presented. It is applicable to high-speed/low-voltage-swing silicon and HBT CML circuits operating at medium or high current densities. The model is based on bipolar SPICE parameters file, and can be used to estimate the propagation delay time of CML circuits under different operating conditions. The detailed transient analysis accounts for delay components due to each element in the complete SPICE bipolar transistor model. The comparison to SPICE circuit simulation results show excellent agreement for a wide range of state-of-the-art technologies and circuit parameters. The new model predicts the delay time with less than 5% error in most cases. The influence of the finite slopes (slewing rate) of the input signal and the device dimensions is also investigated. The delay model determined the optimum current i0 (or load resistor RL) for a transistor of a certain emitter area when driven by a source of a voltage swing (ΔV) and slew time (tr ). At a specified power dissipation, the delay model is used to optimally size the transistor emitter area for maximum switching speed. The model provides circuit and device guidelines to minimize the propagation delay time and improve the performance of high-speed CML circuits
  • Keywords
    SPICE; bipolar integrated circuits; circuit analysis computing; circuit switching; delays; emitter-coupled logic; HBT CML circuits; SPICE bipolar transistor model; SPICE circuit simulation; analytical propagation delay model; bipolar SPICE parameters file; delay time; high current density operation; high-speed CML bipolar circuits; optimum current; slewing rate; switching speed; transient analysis; transistor emitter area; Analytical models; Circuits; Current density; Delay effects; Delay estimation; Heterojunction bipolar transistors; Propagation delay; SPICE; Silicon; Transient analysis;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.272092
  • Filename
    272092