DocumentCode :
1038790
Title :
A reconfigurable high-frequency phase-locked loop
Author :
De Sousa, Fernando Rangel ; Huyart, Bernard
Author_Institution :
COMELEC GET-TELECOM PARIS, France
Volume :
53
Issue :
4
fYear :
2004
Firstpage :
1035
Lastpage :
1039
Abstract :
Reconfigurable phase-locked loops (PLLs) present the advantage of fast-frequency acquisition combined with narrow-noise bandwidth, since their parameters can be dynamically adjusted. High-frequency PLLs are generally implemented by means of analog circuits which are not easily reconfigured during operation. However, the five-port technique allows the discrimination of the phase difference between two microwave signals using a mixed circuit. In this paper the design of a PLL comprising a five-port based phase detector is presented. This system benefits from the phase-detector digital circuit to carry out the loop filtering. Simulation results for different conditions of noise and frequency acquisition are shown. We also present measurement results to confirm the simulations.
Keywords :
microwave integrated circuits; mixed analogue-digital integrated circuits; multiport networks; phase detectors; phase locked loops; reconfigurable architectures; synchronisation; analog circuits; digital circuit; fast-frequency acquisition; five-port technique; frequency acquisition; high-frequency phase-locked loop; loop filtering; microwave signals; mixed circuit; narrow-noise bandwidth; noise acquisition; phase detector; phase difference; reconfigurable phase-locked loops; Analog circuits; Bandwidth; Circuit simulation; Detectors; Digital circuits; Digital filters; Microwave circuits; Microwave theory and techniques; Phase detection; Phase locked loops; Five-port; PLL; phase-locked loop; six-port;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2004.831141
Filename :
1315980
Link To Document :
بازگشت