DocumentCode :
1039176
Title :
Analysis and Characterization of the Effects of Clock Jitter in A/D Converters for Subsampling
Author :
Zanchi, Alfio ; Samori, Carlo
Author_Institution :
Linear Technol. Corp., Colorado Springs
Volume :
55
Issue :
2
fYear :
2008
fDate :
3/1/2008 12:00:00 AM
Firstpage :
522
Lastpage :
534
Abstract :
This paper investigates nature and effects of jitter on the clock edge that triggers the sample/hold used in direct-sampling and IF-sampling receiver architectures. The impact of the aperture uncertainty is theoretically discussed, simulated, and measured in the case of the high-frequency front-end of a 16-bit 65 MS/s analog-digital converter. Both characterizations of the phenomenon are considered: in the frequency domain [single-sideband to carrier ratio (SSCR), or phase noise] and in the time domain (aperture jitter). Theory and measurements are provided for the classic Leeson model, the spectrum caused by flicker noise, and the practically most relevant white noise case. In each instance, not only the degradation of the overall signal-to-noise ratio in presence of a large blocker is quantified; but a closed-form formula is introduced that rigorously quantifies the ldquospotrdquo scaling factor between the SSCR of the clock and the one of the sampled signal, for every offset frequency .
Keywords :
analogue-digital conversion; clocks; jitter; sample and hold circuits; A/D converters; SSCR; classic Leeson model; clock jitter; high-frequency front-end; sample/hold triggering; signal-to-noise ratio; single-sideband to carrier; A-to-D Converters; Analog–digital (A/D) converters; IF-sampling; Phase noise; SSCR; direct sampling; direct-sampling; intermediate-frequency (IF) sampling; jitter; phase noise; single-sideband to carrier ratio (SSCR); transient noise simulation;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.916576
Filename :
4432805
Link To Document :
بازگشت