DocumentCode :
1039205
Title :
VHDL implementation of a turbo decoder with log-MAP-based iterative decoding
Author :
Tong, Yanhui ; Yeap, Tet-Hin ; Chouinard, Jean-Yves
Author_Institution :
Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ont., Canada
Volume :
53
Issue :
4
fYear :
2004
Firstpage :
1268
Lastpage :
1278
Abstract :
Turbo code is one of the most significant achievements in coding theory during the last decade. By concatenating two simple convolutional codes in parallel, it has been shown that transmission systems employing turbo codes could offer near-capacity performance. More importantly, by employing a suboptimal iterative decoding structure with soft-in/soft-out (SISO) maximum a posteriori-probability (APP) decoding algorithm, the near-capacity performance is achievable at a feasible decoding complexity. Given the outstanding performance of turbo code, the challenge now is to implement it into various communication systems at affordable decoding complexity using current very large scale integration (VLSI) technologies. In this paper, we first investigated the existing four different turbo decoding algorithms. Comparisons of both their performances and implementation complexities were performed. Log-maximum a posteriori (MAP) -based turbo decoding was found to offer the best performance-complexity compromise. A register-transfer-level (RTL) 12-bit fixed-point turbo decoder based on Log-MAP algorithm was then designed and simulated using VHDL as the hardware description language. The implemented RTL model was verified by comparing its performances with those obtained from a C-language implementation of the same turbo decoder.
Keywords :
VLSI; concatenated codes; convolutional codes; hardware description languages; integrated circuit design; iterative decoding; maximum likelihood decoding; probability; turbo codes; APP decoding; MAP algorithm; MAP-based turbo decoding; VHDL implementation; coding theory; convolutional codes; log-MAP-based iterative decoding; log-maximum a posteriori algorithm; near-capacity performance; register-transfer-level; soft-in/soft-out maximum a posteriori-probability; turbo decoder; very large scale integration; Channel coding; Communication systems; Degradation; Delay; Iterative algorithms; Iterative decoding; Maximum likelihood decoding; Turbo codes; Very large scale integration; Viterbi algorithm; Iterative decoding; MAP algorithm; SISO; VHDL; VLSI; decoder; soft-in/soft-out; turbo code; very large scale integration;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2004.830595
Filename :
1316017
Link To Document :
بازگشت