Title :
A Process-Variation Resilient Current Mode Logic With Simultaneous Regulations for Time Constant, Voltage Swing, Level Shifting, and DC Gain Using Time-Reference-Based Adaptive Biasing Chain
Author :
Hyung-Joon Jeon ; Silva-Martinez, Jose ; Hoyos, Sebastian
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
A process-variation resilient current mode logic (CML) is presented. The proposed CML employs time-reference-based adaptive biasing chain with replica load to address performance degradation over the process variations. It adjusts variable load resistor to simultaneously regulate time constant, voltage swing, level shifting, and DC gain. The prototype demonstrates the process-variation resiliency of the proposed solution by showing performance degradation over the process corners. Over 20% of polygate resistance variation, the proposed CML suppresses the degradation of speed and rms jitter less than 4.3% and 0.15 ps while conventional CML results in 13% and 3.8-ps degradation, respectively.
Keywords :
current-mode logic; CML; DC gain regulation; level shifting regulation; performance degradation; polygate resistance variation; process-variation resilient current mode logic; time 0.15 ps; time 3.8 ps; time constant regulation; time-reference-based adaptive biasing chain; variable load resistor; voltage swing regulation; Capacitance; Clocks; Frequency conversion; Generators; Jitter; Resistors; Voltage control; Bang-Bang phase detector (BBPD); Bang???Bang phase detector (BBPD); PRBS generator; current mode logic (CML); frequency divider; process variation; self-oscillation frequency; switched capacitor (SC); time constant; variable resistor; variable resistor.;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2301034