DocumentCode :
1040227
Title :
Desensitized CMOS Low-Noise Amplifiers
Author :
Banerjee, Gaurab ; Soumyanath, K. ; Allstot, David J.
Author_Institution :
Qualcomm Inc., Austin, TX
Volume :
55
Issue :
3
fYear :
2008
fDate :
4/1/2008 12:00:00 AM
Firstpage :
752
Lastpage :
765
Abstract :
The minimum attainable noise figure for scaled- CMOS low-noise amplifiers (LNAs) is limited by impedance mismatches such as the well-known noise/power tradeoff. In this paper, we show that a power-constrained optimization of the device noise resistance parameter, Rn, significantly reduces the impact of mismatches and variations and leads to an almost simultaneous noise and power match. This process, called desensitization, makes the design largely immune to measurement and modeling errors and manufacturing variations, and significantly reduces frequency-dependent noise mismatches in wide-band LNAs. Measured data from devices and desensitized LNAs designed on 180-nm and 90-nm CMOS processes shows that: (1) a device size selected for optimum Rnmiddot is less sensitive to source impedance mismatches and provides a wide-band noise match; and (2) LNAs approach a simultaneous input and noise match, and exhibit significant improvements (ges 2x) in their wide-band noise performance.
Keywords :
CMOS integrated circuits; integrated circuit noise; low noise amplifiers; desensitized CMOS low-noise amplifiers; device noise resistance; size 180 nm; size 90 nm; source impedance mismatch; wide-band noise match; CMOS; LNA; desensitization; low-noise amplifier (LNA); noise; noise figure; noise parameters; scaling;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.916405
Filename :
4435072
Link To Document :
بازگشت