Title :
Cascaded Complex ADCs With Adaptive Digital Calibration for
Mismatch
Author :
Tang, Yi ; Cheng, Kuang-Wei ; Gupta, Subhanshu ; Paramesh, Jeyanandh ; Allstot, David J.
Author_Institution :
Univ. of Washington, Seattle
fDate :
4/1/2008 12:00:00 AM
Abstract :
A complex analog-to-digital converter (ADC) intended for digital intermediate frequency (IF) receiver applications digitizes analog signals at IFs with excellent power/bandwidth efficiency. However, it is vulnerable to mismatches between its in-phase and quadrature (I/Q) paths that can dramatically degrade its performance. The proposed solution mitigates I/Q mismatch effects using a complex sigma-delta (SigmaDelta) modulator cascaded with 9-bit pipeline converters in each of the I and Q paths. The quantization noise of the first stage complex modulator is eliminated using an adaptive scheme to calibrate finite-impulse response digital filters in the digital noise-cancellation logic block. Although low-pass SigmaDelta cascade ADCs are widely used because of their inherent stability and high-order noise shaping, the complex bandpass cascade architecture introduced herein maintains these advantages and doubles the noise shaping bandwidth. Digital calibration also reduces the effects of analog circuit limitations such as finite operational amplifier gain, which enables high performance and low power consumption with high-speed deep-submicrometer CMOS technology. Behavioral simulations of the complex SigmaDelta/pipeline cascade bandpass ADC using the adaptive digital calibration algorithm predict a signal-to-noise ratio (SNR) of 78 dB over a 20-MHz signal bandwidth at a sampling rate of 160 MHz in the presence of a 1% I/Q mismatch.
Keywords :
CMOS integrated circuits; FIR filters; operational amplifiers; sigma-delta modulation; I/Q mismatch; adaptive digital calibration; analog circuit; analog-to-digital converter; cascaded complex ADC; complex bandpass cascade architecture; complex sigma-delta modulator; digital intermediate frequency receiver; digital noise-cancellation; finite operational amplifier gain; finite-impulse response digital filters; high-order noise shaping; high-speed deep-submicrometer CMOS technology; in-phase and quadrature paths; low power consumption; noise shaping bandwidth; pipeline converters; quantization noise; stability; Bandpass analog-to-digital converter (ADC); I/Q mismatch; Sigma-delta; band-pass ADC; complex ADC; data converter; digital IF receiver; digital calibration; digital intermediate frequency (IF) receiver; in-phase and quadrature ($I/Q$ ) mismatch; sigma-delta ($SigmaDelta$ );
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.916408