Title :
A Full On-Chip CMOS Clock-and-Data Recovery IC for OC-192 Applications
Author :
Li, Jinghua ; Silva-Martinez, Jose ; Brunn, Brian ; Rokhsaz, Shahriar ; Robinson, Moises E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX
fDate :
6/1/2008 12:00:00 AM
Abstract :
In this paper, a fully integrated OC-192 clock-and-data recovery (CDR) architecture in standard 0.18-mum CMOS is described. The proposed architecture integrates the typically large off-chip filter capacitor by using two feed-forward paths configuration to generate zero and pole and satisfies SONET jitter requirements with a total power dissipation (including the buffers) of 290 mW. The measured RMS jitter of the recovered data is 0.74 ps with a bit-error rate less than 10-12 when the input pseudorandom bit sequence (PRBS) data pattern has a pattern length of 215 - 1 and a total horizontal eye closure of 0.54 peak-to-peak unit interval (Ulpp) due to the added intersymbol interference distortion by passing data through 9-in FR4 printed circuit board trace. The chip exceeds SONET OC-192 jitter tolerance mask, and high-frequency jitter tolerance is over 0.31 Ulpp by applying PRBS data with a pattern length of 231 - 1.
Keywords :
CMOS integrated circuits; SONET; capacitors; clocks; filters; jitter; random sequences; CMOS; FR4 printed circuit board trace; SONET OC-192 jitter tolerance mask; SONET jitter requirements; feed-forward paths configuration; input pseudorandom bit sequence; integrated OC-192 clock-and-data recovery architecture; off-chip filter capacitor; size 0.18 mum; Clock and data recovery circuits; Clock-and-data (CDR) recovery circuits; Full On-chip CDR; Monolithic CDRs; OC-192; SONET; data communication circuits; full on-chip CDR; monolithic CDRs; phase-locked loops; phase-locked loops (PLLs);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.916439