DocumentCode :
1040649
Title :
Jitter models for the design and test of Gbps-speed serial interconnects
Author :
Ou, Nelson ; Farahmand, Touraj ; Kuo, Andy ; Tabatabaei, Sassan ; Ivanov, André
Author_Institution :
British Columbia Univ., Vancouver, BC, Canada
Volume :
21
Issue :
4
fYear :
2004
Firstpage :
302
Lastpage :
313
Abstract :
We present a comprehensive analysis of jitter causes and types, and develops accurate jitter models for design and test of high-speed interconnects. The recent deployment of gigabit-per-second (Gbps) serial I/O interconnects aims at overcoming data transfer bottlenecks resulting from the limited ability to increase chip pin counts in parallel bus architectures. The traditional measure of a communication link´s performance has been its associated bit error rate (BER), which is the ratio of the number of bits received in error to the total number of bits transmitted. When data rates increase, jitter magnitude and signal amplitude noise must decrease to maintain the same BER. As data rates exceed 1 Gbps, a slight increase in jitter or amplitude noise has a far greater effect on the BER.
Keywords :
error statistics; jitter; logic design; logic testing; bit error rate; communication link performance; high-speed interconnects; jitter model analysis; parallel bus architectures; serial I/O interconnects; signal amplitude noise; Attenuation measurement; Bit error rate; Convolution; Electromagnetic interference; Intersymbol interference; Jitter; Power supplies; Protocols; Testing; Transmitters;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2004.34
Filename :
1316777
Link To Document :
بازگشت