Title :
FPGA accelerated multipliers over binary composite fields constructed via low hamming weight irreducible polynomials
Author :
Shu, C. ; Kwon, S. ; Gaj, K.
Author_Institution :
George Mason Univ., Fairfax
fDate :
1/1/2008 12:00:00 AM
Abstract :
The efficient design of digit-serial multipliers for special binary composite fields, F2 nm where gcd(n, m) = 1, is presented. These composite fields can be constructed via an irreducible pentanomial of degree nm but not an irreducible trinomial of degree nm. The conventional construction method for such digit-serial multipliers is to exploit the simplicity of pentanomials to obtain efficient linear feedback shift registers together with AND-XOR arrays. In this approach, these binary fields are constructed via irreducible trinomials of degree m with respect to F2 n which in turn are also constructed via an irreducible trinomial (hybrid I) or pentanomial (hybrid II) over F2. The bit-serial structure to the tower field and applying the bit-parallel structure to the ground field are applied to obtain the hybrid architecture. Three kinds of multipliers (conventional, hybrid I and hybrid II) are implemented using the same FPGA device. Since at least one level is constructed via a trinomial instead of a pentanomial, the hybrid multipliers are 10-33% more efficient than the conventional ones according to the post-place-and-route-timing analysis via Xilinx-ISE 7.1.
Keywords :
field programmable gate arrays; logic gates; multiplying circuits; AND-XOR arrays; FPGA accelerated multipliers; Xilinx-ISE 7.1; binary composite fields; bit-parallel structure; conventional construction; digit-serial multipliers; hybrid architecture; hybrid multipliers; irreducible pentanomial; irreducible trinomials; linear feedback shift registers; low hamming weight irreducible polynomials; pentanomials; post-place-and-route-timing analysis;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt:20060168